Title :
Express Circuit Switching: Improving the Performance of Bufferless Networks-on-Chip
Author :
Lin, Jing ; Lin, Xiaola
Author_Institution :
Sch. of Inf. Sci. & Technol., Dept. of Comput. Sci., Sun Yat-sen Univ., Guangzhou, China
Abstract :
In this paper, we propose a new scheme for packet-switched bufferless Networks-on-Chip (NoCs). The goal is to reduce the area and power consumption while providing high performance. In the proposed scheme, we develop a new bufferless routing algorithm. Extensive cycle-accurate simulations have been conducted to show that the proposed scheme delivers a superior performance compared to both traditional buffered and bufferless methods.
Keywords :
network routing; network-on-chip; area consumption reduction; bufferless routing algorithm; express circuit switching; extensive cycle-accurate simulations; packet-switched bufferless networks-on-chip; power consumption reduction; Networks-on-Chip; bufferless routing; power-efficiency;
Conference_Titel :
Networking and Computing (ICNC), 2010 First International Conference on
Conference_Location :
Higashi-Hiroshima
Print_ISBN :
978-1-4244-8918-3
Electronic_ISBN :
978-0-7695-4277-5
DOI :
10.1109/IC-NC.2010.12