DocumentCode :
2235133
Title :
Comparison between random and pseudo-random generation for BIST of delay, stuck-at and bridging faults
Author :
Girard, Patrick ; Landrault, Christian ; Pravossoudovitch, Serge ; Virazel, Arnaud
Author_Institution :
Lab. d´´Inf., de Robotique et de Microelectron., Univ. des Sci. et Tech. du Languedoc, Montpellier, France
fYear :
2000
fDate :
2000
Firstpage :
121
Lastpage :
126
Abstract :
The combination of higher quality requirements and sensitivity of high performance circuits to delay defects has led to an increasing emphasis on delay testing of VLSI circuits. As delay testing using external testers requires expensive ATE, built-in self test (BIST) is an alternative technique that can significantly reduce the test cost. The generation of test patterns in this case is usually pseudo-random (produced from an LFSR), and it has been proven that Single Input Change (SIC) test sequences are more effective than classical Multiple Input Change (MIC) test sequences when a high robust delay fault coverage is targeted. In this paper, we first question the use of a pseudo-random generation to produce effective delay test pairs. We demonstrate that using truly random test pairs (produced from a software generation) to test path delay faults in a given circuit produces higher delay fault coverage than that obtained with pseudo-random test pairs obtained from a classical primitive LFSR. Next, we show that the same conclusion can be drawn when stuck-at or bridging fault coverage is targeted rather delay fault coverage. A modified hardware TPG structure allowing the generation of truly random test patterns is introduced at the end of the paper
Keywords :
VLSI; automatic test pattern generation; built-in self test; delays; digital integrated circuits; integrated circuit testing; logic testing; ATPG; BIST; VLSI circuits; bridging faults; built-in self test; delay faults; delay test pairs; high robust delay fault coverage; modified hardware TPG structure; path delay faults; pseudo-random generation; random generation; single input change test sequences; software generation; stuck-at faults; test cost reduction; test pattern generation; truly random test pairs; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Delay effects; Silicon carbide; Software testing; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Workshop, 2000. Proceedings. 6th IEEE International
Conference_Location :
Palma de Mallorca
Print_ISBN :
0-7695-0646-1
Type :
conf
DOI :
10.1109/OLT.2000.856623
Filename :
856623
Link To Document :
بازگشت