DocumentCode :
2235159
Title :
On using deterministic test sets in BIST
Author :
Novak, Ondrej ; Nosek, Jiri
Author_Institution :
Liberec Tech. Univ., Czech Republic
fYear :
2000
fDate :
2000
Firstpage :
127
Lastpage :
132
Abstract :
The test pattern generators (TPG) in BIST usually generate pseudorandom patterns and after the pseudorandom testing phase the random resistant faults are detected bp additional deterministic test vectors which can be compressed by the means of the same TPG. Another possibility is to optimise the TPG structure so that the generated test set contains all the necessary deterministic test vectors which detect hard-to-test faults. The vectors are obtained by the means of TPG output modifications. This approach is not acceptable for large circuits because of additional delay caused by the output combinational logic. We have proposed a TPG that has a very simple structure and in which the patterns covering the random resistant faults are generated by the TPG without any output modifying logic. The TPG sequence is controlled by XORing the pre-computed modifying bits with one of the TPG internal flip-flop input. Finding the modifying bits is done by an algorithm which optimises the fault coverage gain which is obtained by each of the generated test vectors. Several experiments were done with the ISCAS 85 and 89 benchmark circuits. The storage capacity needed for storing the modifying bits of the exercised circuits is low while the test application time is short
Keywords :
VLSI; automatic test pattern generation; built-in self test; digital integrated circuits; integrated circuit testing; logic testing; ATPG; BIST; TPG output modifications; deterministic test sets; deterministic test vectors; fault coverage gain optimisation; hard-to-test fault detection; random resistant faults; test pattern generators; Added delay; Built-in self-test; Circuit faults; Circuit testing; Combinational circuits; Electrical fault detection; Fault detection; Logic; Phase detection; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Workshop, 2000. Proceedings. 6th IEEE International
Conference_Location :
Palma de Mallorca
Print_ISBN :
0-7695-0646-1
Type :
conf
DOI :
10.1109/OLT.2000.856624
Filename :
856624
Link To Document :
بازگشت