Title :
Faster time-to-market, lower cost of development and test for standard analog IC
Author :
Migliavacca, Paolo
Author_Institution :
STMicroelectronics, Grenoble, France
Abstract :
This paper deals with one idea to minimize cost of development and test for standard analog IC. At the same time it gives an industrial approach to a method with the aim of optimizing the time-to-market of a whole family of products. This can be implemented without losing the product quality and with the opportunity of proceeding to a fast technical improvement of the family performances. The process methodology, based on array of devices on a single wafer is described. Particular emphasis is given to the design and test phases. A short comparison of virtual cycle time between a conventional standard analog IC and a product following the method is illustrated. An estimation of gain on a voltage references family development, in term of test resources, mask levels and time-to-market is given
Keywords :
analogue integrated circuits; automatic testing; integrated circuit manufacture; integrated circuit testing; production testing; reference circuits; design phase; development cost minimisation; device array; mask levels; process methodology; product quality; standard analog IC; test phase; test resources; time-to-market optimisation; voltage references family development; Analog integrated circuits; BiCMOS integrated circuits; CMOS technology; Circuit testing; Cost function; Integrated circuit testing; Optimization methods; Standards development; Time to market; Voltage;
Conference_Titel :
On-Line Testing Workshop, 2000. Proceedings. 6th IEEE International
Conference_Location :
Palma de Mallorca
Print_ISBN :
0-7695-0646-1
DOI :
10.1109/OLT.2000.856630