DocumentCode :
2235363
Title :
Compact vector generation for accurate power simulation
Author :
Huang, Shi-Yu ; Chen, Kuang-Chien ; Cheag, Kwang-Ting ; Lee, Tien-Chien
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
161
Lastpage :
164
Abstract :
Transistor-level power simulators have been popularly used to estimate the power dissipation of a CMOS circuit. These tools strike a good balance between the conventional transistor-level simulators, such as SPICE, and the logic-level power estimators with regard to accuracy and speed. However, it is still too time-consuming to run these tools for large designs. To simulate one-million functional vectors for a 50 K-gate circuit, these power simulators may take months to complete. In this paper, we propose an approach to generate a compact set of vectors that can mimic the transition behavior of a much larger set of functional vectors, which is given by the designer or extracted from application programs. This compact set of vectors can then replace the functional vectors for power simulation to reduce the simulation time while still retaining a high degree of accuracy. We present experimental results to show the efficiency and accuracy of this approach
Keywords :
CMOS logic circuits; circuit analysis computing; logic CAD; CMOS circuit; compact set of vectors; logic-level power estimators; power simulation; transistor-level; transistor-level simulators; CMOS logic circuits; Circuit simulation; Computational modeling; Computer simulation; Leakage current; Permission; Power dissipation; Power generation; SPICE; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545564
Filename :
545564
Link To Document :
بازگشت