• DocumentCode
    2236028
  • Title

    Heterogeneous Clustered VLIW Microarchitectures

  • Author

    Aletà, Àlex ; Codina, Josep M. ; González, Antonio ; Kaeli, David

  • Author_Institution
    Dept. of Comput. Archit., Univ. Politecnica de Catalunya, Barcelona
  • fYear
    2007
  • fDate
    11-14 March 2007
  • Firstpage
    354
  • Lastpage
    366
  • Abstract
    Increasing performance, while at the same time reducing power consumption, is a major design tradeoff in current microprocessors. In this paper, we investigate the potential of using a heterogeneous clustered VLIW microarchitecture. In the proposed microarchitecture, each cluster, the interconnection network and the supporting memory hierarchy can run at different frequencies and voltages. Some of the clusters can then be configured to be performance-oriented and run at high frequency, while the other clusters can be configured to be low-power-oriented and run at lower frequencies, thus reducing overall consumption. For this heterogeneous design to be effective, we need to select the most suitable frequencies and voltages for each component. We propose a scheme to choose these parameters based on a model that estimates the energy consumption and the execution time of floating-point codes at compile time. Finally, we present a modulo scheduling technique based on graph partitioning that exploits the opportunities presented on heterogeneous clustered microarchitectures. Results show that the Energy-Delay product (ED2) can be significantly reduced by 15% on average for a microarchitecture with 4-clusters and by as much as 35% for selected programs
  • Keywords
    microcomputers; parallel architectures; Energy-Delay product; floating-point codes; heterogeneous clustered VLIW microarchitectures; heterogeneous design; interconnection network; memory hierarchy; microprocessors; modulo scheduling; Computer architecture; Delay; Energy consumption; Frequency; Microarchitecture; Microprocessors; Multiprocessor interconnection networks; Processor scheduling; VLIW; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Code Generation and Optimization, 2007. CGO '07. International Symposium on
  • Conference_Location
    San Jose, CA
  • Print_ISBN
    0-7695-2764-7
  • Type

    conf

  • DOI
    10.1109/CGO.2007.15
  • Filename
    4145127