DocumentCode :
2236393
Title :
A Two Level Architecture for High Throughput DCT-Processor and Implementing on FPGA
Author :
Fakhari, Azad ; Fathy, Mahmood
Author_Institution :
Comput. Fac., Iran Univ. of Sci. & Technol., Tehran, Iran
fYear :
2010
fDate :
13-15 Dec. 2010
Firstpage :
115
Lastpage :
120
Abstract :
Frequency analysis using discrete cosine transform is being used in a large variety of algorithms such as image processing algorithms. This paper proposes a new high throughput architecture for the DCT processor. This system has got a 2level architecture which uses parallelism and pipelining and has been synthesized on Xilinx Virtex5 FPGA. Synthesis results show that this system works at 150 MHz. Applying DCT on each 8×8 matrix of image take 67 clock pulses. In other words, applying DCT on each pixel takes approximately one clock pulse.
Keywords :
discrete cosine transforms; field programmable gate arrays; parallel architectures; pipeline arithmetic; DCT-processor; FPGA; Xilinx Virtex5; clock pulse; discrete cosine transform; frequency analysis; image matrix; image processing algorithms; two level architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2010 International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-9523-8
Electronic_ISBN :
978-0-7695-4314-7
Type :
conf
DOI :
10.1109/ReConFig.2010.67
Filename :
5695291
Link To Document :
بازگشت