DocumentCode :
2237327
Title :
Computer architecture for die stacking
Author :
Loh, Gabriel H.
Author_Institution :
Advanced Micro Devices, Inc., AMD Research, Bellevue, WA, USA
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
2
Abstract :
Three-dimensional die-stacking technologies are rapidly maturing, with intense research and development happening in the areas of manufacturing, EDA/CAD, test, and yield improvement. When die-stacking technology has reached the point of economic viability for high-volume manufacturing, chip and system designers must have complete architectures ready to take advantage of this exciting new technology. Computer architecture researchers are showing great interest in 3D technology. This paper summarizes some of the major directions that academic researchers are currently exploring, highlights some of these efforts, and discusses future opportunities in these and other areas of computer and system architectures. In particular, this paper covers 3D opportunities for compute (including processor- and application-specific accelerators), memory, and the integration of other technologies from a computer architecture perspective. This paper also explores how collaboration between computer architecture and other fields may provide further value for the entire die-stacking ecosystem.
Keywords :
Abstracts; Bandwidth; Bibliographies; Computers; Organizations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications (VLSI-TSA), 2012 International Symposium on
Conference_Location :
Hsinchu, Taiwan
ISSN :
1930-8868
Print_ISBN :
978-1-4577-2083-3
Type :
conf
DOI :
10.1109/VLSI-TSA.2012.6210108
Filename :
6210108
Link To Document :
بازگشت