DocumentCode :
2237546
Title :
Providing Better Multi-processor Systems-on-Chip Resources Utilization by Means of Using a Control-Loop Feedback Mechanism
Author :
Almeida, Gabriel Marchesan ; Varyani, Sameer ; Busseuil, Rémi ; Hebert, Nicolas ; Sassatelli, Gilles ; Benoit, Pascal ; Torres, Lionel ; Robert, Michel
Author_Institution :
Dept. of Microelectron., Robot. & Microelectron. of Montpellier (LIRMM), Montpellier, France
fYear :
2010
fDate :
13-15 Dec. 2010
Firstpage :
382
Lastpage :
387
Abstract :
In this paper we propose a strategy for better exploiting Multi-Processor Systems-on-Chip resources utilization by means of using a control-loop feedback mechanism. We apply the proposed techniques in a purely distributed memory MPSoC architecture that is composed of a frequency scaling module responsible for tuning the frequency of processors at run-time. Results show very promising in terms of adaptation capabilities for system with dynamic workload. Performance results demonstrate the effectiveness of the proposed approach when workload requirements for applications may vary, affecting the overall performance of the system. For validating the proposed approach we have implemented a multi-thread MJPEG decoder application and created an architecture model with/without perturbations in the system.
Keywords :
distributed memory systems; microprocessor chips; multi-threading; system-on-chip; control-loop feedback mechanism; distributed memory MPSoC architecture; frequency scaling module; multiprocessor systems-on-chip resources utilization; multithread MJPEG decoder application; MPSoC; NoC; PID; RTOS; adaptive; distributed memory; homogeneous;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2010 International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-9523-8
Electronic_ISBN :
978-0-7695-4314-7
Type :
conf
DOI :
10.1109/ReConFig.2010.17
Filename :
5695336
Link To Document :
بازگشت