DocumentCode :
2237810
Title :
Complementary LDMOS transistors for a CMOS/BiCMOS process
Author :
Whiston, S. ; Bain, D. ; Deignan, A. ; Pollard, J. ; Chleirigh, C. Ni ; O´Neill, C. Musgrave M
Author_Institution :
Analog Devices, Limerick, UK
fYear :
2000
fDate :
2000
Firstpage :
51
Lastpage :
54
Abstract :
This paper describes a methodology of using multiple implants that are self-aligned to the poly gate edge to form an LDMOS. This allows the implementation of complementary LDMOS devices onto existing CMOS/BiCMOS processes without the addition of any thermal treatments thereby having no effect on the existing CMOS/BiCMOS device performance. This approach gives greater flexibility in controlling the body doping profile in the lateral and vertical directions enabling threshold voltage (Vt) and breakdown voltage (BV) optimization for a wide range of source junctions that exist in many intrinsic and foundry processes
Keywords :
BiCMOS integrated circuits; CMOS integrated circuits; doping profiles; ion implantation; power MOSFET; CMOS/BiCMOS process; LATID process; breakdown voltage; complementary LDMOS transistor; doping profile; self-aligned multiple implant; threshold voltage; Automotive applications; BiCMOS integrated circuits; Body regions; CMOS process; Doping profiles; Energy management; Foundries; Implants; Threshold voltage; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Semiconductor Devices and ICs, 2000. Proceedings. The 12th International Symposium on
Conference_Location :
Toulouse
ISSN :
1063-6854
Print_ISBN :
0-7803-6269-1
Type :
conf
DOI :
10.1109/ISPSD.2000.856771
Filename :
856771
Link To Document :
بازگشت