DocumentCode :
2238562
Title :
An O(n) algorithm for transistor stacking with performance constraints
Author :
Basaran, Bulent ; Rutenbar, Rob A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
221
Lastpage :
226
Abstract :
We describe a new constraint-driven stacking algorithm for diffusion area minimization of CMOS circuits. It employs an Eulerian trail finding algorithm that can satisfy analog-specific performance constraints. Our technique is superior to other published approaches both ill terms of its time complexity and in the optimality of the stacks it produces. For a circuit with n transistors. The time complexity is O(n). All performance constraints are satisfied and, for a certain class of circuits, optimum stacking is guaranteed
Keywords :
circuit optimisation; CMOS circuits; Eulerian trail finding algorithm; O(n) algorithm; analog-specific performance constraints; constraint-driven stacking algorithm; diffusion area minimization; transistor stacking; Circuit optimization; Cost function; Digital circuits; Merging; Minimization methods; Partitioning algorithms; Permission; Polynomials; Stacking; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545576
Filename :
545576
Link To Document :
بازگشت