Title :
Intrinsic MOSFET leakage of high-k peripheral DRAM devices: Measurement and simulation
Author :
Roll, Guntrade ; Jakschik, Stefan ; Goldbach, Matthias ; Wachowiak, Andre ; Mikolajick, Thomas ; Frey, Lothar
Author_Institution :
Namlab gGmbH, Dresden, Germany
Abstract :
The gate leakage (IGate, table 1) is reduced compared to the conventional 65nm process with SiON dielectric (Fig. 2). The leakage current due to direct tunneling is simulated using the CET as fitting parameter. High-k PFETs with an oxide extension spacer show a decrease in leakage density with reducing channel length, due to an average CET increase of 1Å (Fig. 3). Most likely unintended oxidation of the interlayer at the gate edge by oxygen supply through the spacer causes the CET increase (Fig. 1). The phenomenon is avoided using a nitride extension spacer. But nitride spacers at the inner gate edge are known to lead to increased gate induced drain leakage (GIDL) [8]. A dual oxide nitride extension spacer is sufficient to prevent unintended gate edge oxidation (Fig. 3).
Keywords :
DRAM chips; MOSFET; channel length; direct tunneling; dual oxide nitride extension spacer; gate induced drain leakage; gate leakage; high-k peripheral DRAM device; inner gate edge; intrinsic MOSFET leakage; leakage current; leakage density; nitride spacer; oxygen supply; unintended gate edge oxidation; Current measurement; Gate leakage; High K dielectric materials; Implants; Logic gates; Random access memory;
Conference_Titel :
VLSI Technology, Systems, and Applications (VLSI-TSA), 2012 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4577-2083-3
DOI :
10.1109/VLSI-TSA.2012.6210165