DocumentCode :
2239543
Title :
Functional verification methodology for the PowerPC 604 microprocessor
Author :
Monaco, James ; Holloway, David ; Raina, Rajesh
Author_Institution :
Somerset Design Center, Austin, TX, USA
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
319
Lastpage :
324
Abstract :
Functional (i.e., logic) verification of the current generation of complex, super-scalar microprocessors such as the PowerPC 604 microprocessor presents significant challenges to a project´s verification participants. Simple architectural level tests are insufficient to gain confidence in the quality of the design. Detailed planning must be combined with a broad collection of methods and tools to ensure that design defects are detected as early as possible in a project´s life-cycle. This paper discusses the methodology applied to the functional verification of the PowerPC 604 microprocessor
Keywords :
logic testing; microprocessor chips; PowerPC 604; functional verification; life-cycle; logic verification; super-scalar microprocessors; verification; verification methodology; Circuit simulation; Design methodology; Discrete event simulation; Hardware; Logic design; Logic devices; Microprocessors; Permission; Process design; Trademarks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545594
Filename :
545594
Link To Document :
بازگشت