Title :
An Adaptive Low-Power Control Scheme for On-Chip Network Applications
Author :
Hsu, Chun-Lung ; Cheng, Chang-Hsin ; Huang, Yu-Sheng ; Chen, Chih-Jung
Author_Institution :
Dept. of Electr. Eng., Nat. Dong Hwa Univ., Hualien
Abstract :
Systems-on-chip (SoC) is evolving toward complex heterogeneous multiprocessors made of many pre-designed cores or IPs with application specific interconnections. Intra-chip interconnects are thus becoming one of the central elements of SoC design and pose conflicting goals in terms of low energy per transmitted bit, guaranteed signal integrity, and ease of design. This paper presents a low-power control policy for on-chip network applications. The proposed scheme uses the dynamic voltage scaling (DVS) approach to deal with low swing signaling and error detection codes for error rate detecting. Simulation results show that the proposed scheme can effectively save the energy consumption with different data links in an on-chip network
Keywords :
adaptive control; error detection codes; integrated circuit interconnections; low-power electronics; system-on-chip; adaptive low-power control scheme; application specific interconnections; dynamic voltage scaling; error detection codes; error rate detection; intrachip interconnects; low swing signaling; on-chip network applications; systems-on-chip; Adaptive control; Bandwidth; Crosstalk; Energy consumption; Frequency; Microprocessors; Network-on-a-chip; Programmable control; Signal design; Voltage control; DVS; SOC; low power; on-chip network;
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
DOI :
10.1109/APCCAS.2006.342327