DocumentCode :
2240444
Title :
Solder extrusion solution and mold adhesion to die surface improvement with PI isolation design for FCOL exposed die technology
Author :
Teck Siang Lim ; Cheong, C.H. ; Tan, S.H.
Author_Institution :
Texas Instrum. Melaka Malaysia, Batu Berendam, Malaysia
fYear :
2012
fDate :
6-8 Nov. 2012
Firstpage :
472
Lastpage :
476
Abstract :
Due to rapid growth of the microelectronics industry, the packaged device with smaller, low cost and high power performance becomes a high demand in the market nowadays. To fulfill the market development rate, flip chip interconnection is the most promising packaging solution. In this environment, the National Semiconductor Sdn. Bhd. (a subsidiary of Texas Instruments) performed a qualification run on Thin Shrink Small Outline Package (TSSOP) with Flip Chip on lead frame (FCOL) exposed die back (eDIE) technology. It has been reported that the most detrimental effect on reliability come from solder extrusion and mold adhesion. The solder extrusion observed like a thin sliver “flake” that partially adhered on the polyimide (PI) layer surface. The solder extrusion can be observed from Scanning Acoustical Microscopy (CSAM) image and SEM cross section image which shows as the delamination. The PI layer with isolation, “Island” is designed as a barrier in between two bumps to prevent solder extruded that connect together. To have better barrier effect by optimizing the PI layer thickness and the width size were further evaluated. Preconditioning was performed to screen out the samples with solder extrusion by doing the electrical testing (ATE). The thermal cycling test was proceeded to assess the reliability up to 500 cycles. The results indicated that the samples with the PI isolation passed the ATE without solder extrusion and no solder joint reliability issue observed.
Keywords :
acoustic microscopy; adhesion; electronics packaging; extrusion; flip-chip devices; interconnections; moulding; polymers; solders; ATE; FCOL exposed die technology; PI isolation design; SEM cross section image; die surface; electrical testing; flip chip interconnection; high power performance; low cost performance; market development rate; microelectronics industry; mold adhesion; packaging solution; scanning acoustical microscopy; solder extrusion solution; thermal cycling test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Manufacturing Technology Symposium (IEMT), 2012 35th IEEE/CPMT International
Conference_Location :
Ipoh
ISSN :
1089-8190
Print_ISBN :
978-1-4673-4384-8
Electronic_ISBN :
1089-8190
Type :
conf
DOI :
10.1109/IEMT.2012.6521763
Filename :
6521763
Link To Document :
بازگشت