Title :
A 14b 100MS/s 3.4mm2 145mW 0.18um CMOS Pipeline A/D Converter
Author :
Lee, Kyung-Hoon ; Cho, Young-Jae ; Choi, Hee-Cheol ; Park, Yong-Hyun ; Sa, Doo-Hwan ; Kim, Young-Lok ; Lee, Seung-Hoon
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul
Abstract :
This work proposes a 14b 100MS/s 0.18mum CMOS ADC for the fourth-generation mobile communication systems. The proposed 3-stage pipeline ADC, whose architecture is verified with behavioral model simulations, employs a wide-band low-noise SHA to achieve a 14b level ENOB at the Nyquist input frequency, 3D fully symmetric layout techniques to minimize capacitor mismatch in two MDACs, and a back-end 6b sub-ranging flash ADC based on open-loop offset sampling and interpolation to obtain a small chip area at 6b. The prototype ADC implemented in a 0.18mum CMOS technology demonstrates the measured DNL and INL within 1.03LSB and 5.47LSB, respectively, while the ADC shows an SNDR of 59dB and an SFDR of 72dB with an active die area of 3.4mm2 and a power consumption of 145mW at 100MS/s and 1.8V
Keywords :
CMOS integrated circuits; analogue-digital conversion; integrated circuit modelling; low noise amplifiers; sample and hold circuits; wideband amplifiers; 0.18 micron; 1.8 V; 145 mW; 3D fully symmetric layout; A/D converter; CMOS pipeline; ENOB; MDAC; Nyquist input frequency; behavioral model simulations; capacitor mismatch; low noise amplifier; mobile communication systems; sample and hold amplifier; wide band amplifier; CMOS technology; Capacitors; Frequency; Interpolation; Mobile communication; Pipelines; Prototypes; Sampling methods; Semiconductor device modeling; Wideband; 3-D symmetric layout; ADC; CMOS; high resolution; pipeline;
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
DOI :
10.1109/APCCAS.2006.342442