Title :
Elimination of epoxy bridging in diebond process
Author :
Yap, N. ; Hermosura, C. ; Pascual, Fernando
Author_Institution :
ON Semicond. Philippines Inc., Cavite, Philippines
Abstract :
Diebond process is one of the key assembly process step in terms of defining reliability and performance of an integrated circuit, IC product. The process requires epoxy dispense accuracy and consistency to ensure that IC is secured and within the required position in the lead frame pad ready for wire bonding. These requirements though in the realm of assembly manufacturing is easier said than done. In the actual manufacturing Diebond process environment, there are several machine technologies that process different devices of IC. This complex condition coupled with increasing volume for processing was observed to be potentially related to the increase of Epoxy bridging defect. Normally a unit of IC with Epoxy bridging defect fails electrical testing as the conductive epoxy tails or spreads connecting the lead frame flag and the internal leads causing electrical short. However there are cases of very thin Epoxy bridging that can pass electrical test which has a risk of failing during application. ON Semiconductor Philippines Inc, OSPI formed a DMAIC team to immediately address opportunities in the trend of Epoxy bridging. Using the disciplined Six Sigma approach, the team identified Z level offset and Z level position as key input variable, KPIV using a resolution 4 fractional factorial design of experiment. These KPIV was found necessary as standard for all Diebond machine technologies. And even with the complexity of number of devices, with this KPIV´s controlled and locked, Epoxy bridging was eliminated.
Keywords :
design of experiments; integrated circuit reliability; integrated circuit testing; lead bonding; six sigma (quality); IC product; KPIV; Z level; Z level position; assembly manufacturing; assembly process; conductive epoxy tails; die bond process; electrical testing; epoxy bridging defect; epoxy bridging elimination; fractional factorial design of experiment; integrated circuit reliability; lead frame flag; lead frame pad; six sigma approach; wire bonding;
Conference_Titel :
Electronic Manufacturing Technology Symposium (IEMT), 2012 35th IEEE/CPMT International
Conference_Location :
Ipoh
Print_ISBN :
978-1-4673-4384-8
Electronic_ISBN :
1089-8190
DOI :
10.1109/IEMT.2012.6521796