DocumentCode :
2242212
Title :
Understanding Power Supply Droop during At-Speed Scan Testing
Author :
Pant, Pankaj ; Zelman, Joshua
Author_Institution :
Intel Corp., Hudson, MA, USA
fYear :
2009
fDate :
3-7 May 2009
Firstpage :
227
Lastpage :
232
Abstract :
The paper explores the effects of power-supply droop during scan based at-speed test application. The unnatural supply voltage profile that results when the capture clocks are fired during such tests can lead to artificial failures and bring into question the validity of using structural at-speed testing as a delay defect screen. The experiments described in this paper attempt to fully characterize this effect in a number of different ways. Although the focus of this publication is mainly transition scan patterns, the results are equally applicable to path-delay scan testing.
Keywords :
clocks; integrated circuit testing; microprocessor chips; power supply circuits; Intel microprocessor; artificial failures; at-speed scan testing; capture clocks; path-delay scan testing; power-supply droop; unnatural supply voltage profile; Automatic test pattern generation; Circuit testing; Clocks; Delay effects; Electricity supply industry; Power supplies; Timing; USA Councils; Very large scale integration; Voltage; At-speed scan; functional test correlation; power supply droop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2009. VTS '09. 27th IEEE
Conference_Location :
Santa Cruz, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3598-2
Type :
conf
DOI :
10.1109/VTS.2009.46
Filename :
5116638
Link To Document :
بازگشت