DocumentCode :
2242392
Title :
DfT Reuse for Low-Cost Radiation Testing of SoCs: A Case Study
Author :
Appello, D. ; Bernardi, P. ; Gerardin, S. ; Grosso, M. ; Paccagnella, A. ; Rech, P. ; Reorda, M. Sonza
Author_Institution :
STMicroelectronics, Agrate Brianza, Italy
fYear :
2009
fDate :
3-7 May 2009
Firstpage :
276
Lastpage :
281
Abstract :
This paper proposes an efficient low-cost strategy for collecting data during radiation experiments on systems-on-chips (SoCs), exploiting the available on-chip design for testability (DfT) structures devised for manufacturing test.The approach combines hardware test and diagnostic features with suitable software tools, which enable accurate measurements and quick transient effects data collection. Specific flows for radiation testing of different kinds of embedded cores are described. Results are shown for a radiation experiment conducted on an embedded SRAM core included in a 90 nm test-vehicle.
Keywords :
SRAM chips; design for testability; embedded systems; integrated circuit manufacture; integrated circuit testing; nanoelectronics; radiation effects; system-on-chip; SoC; embedded SRAM cores; hardware test; low-cost radiation testing; manufacturing test; on-chip design for testability structures; size 90 nm; systems-on-chips; transient effects; Automatic testing; Circuit testing; Costs; Design for testability; Hardware; Manufacturing; Pollution measurement; Radiation hardening; Random access memory; Software testing; DfT; Reliability; radiation experiments;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2009. VTS '09. 27th IEEE
Conference_Location :
Santa Cruz, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3598-2
Type :
conf
DOI :
10.1109/VTS.2009.26
Filename :
5116647
Link To Document :
بازگشت