DocumentCode :
2243060
Title :
Built-in self testing of high-performance circuits using twisted-ring counters
Author :
Chakrabarty, Krishnendu ; Waminathan, Shivakumar S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
Volume :
1
fYear :
2000
fDate :
2000
Firstpage :
72
Abstract :
We present an enhanced built-in self-test (BIST) architecture for high-performance circuits. Test patterns are generated by reseeding a twisted-ring counter. We show that a small number of seeds is adequate for generating test sequences that embed complete test sets for the ISCAS benchmark circuits. The seed patterns can either be stored on-chip or scanned in using a low-cost, slower tester. The seeds can thus be viewed as an encoded version of the test set-during testing, the patterns derived from the seeds are applied test-per-clock to the circuit under test. This allows us to effectively combine high-quality BIST with external testing using slower testers
Keywords :
VLSI; automatic test pattern generation; built-in self test; counting circuits; integrated circuit testing; logic testing; ATPG; BIST architecture; ISCAS benchmark circuits; built-in self testing; high-performance circuits; test pattern generation; twisted-ring counters; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Computer architecture; Counting circuits; Logic testing; Registers; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857029
Filename :
857029
Link To Document :
بازگشت