DocumentCode :
2243204
Title :
H. 264 HDTV Decoder Using Application-Specific Networks-On-Chip
Author :
Xu, Jiang ; Wolf, Wayne ; Henkel, Joerg ; Chakradhar, Srimat
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ
fYear :
2005
fDate :
6-6 July 2005
Firstpage :
1508
Lastpage :
1511
Abstract :
This paper studied an H.264 HDTV decoder on two multiprocessor system-on-chip architectures. Two types of networks-on-chip, the RAW network and the application-specific networks-on-chip were used. Regular-topology networks-on-chip (mesh, torus, and fat tree) have been proposed. However, we showed in this paper that the application-specific networks-on-chip provided substantial improvements in power, performance, and cost compared to regular-topology networks-on-chip. We measured the power, performance, area, total switch and link capacity, and switch and link utilization based on floorplans and circuit designs. Measurement results showed that the application-specific networks-on-chip was both faster in absolute terms and more efficient. The application-specific networks-on-chip used 39% less power, 59% less silicon area, 74% less metal area, 63% less switch capacity, and 69% less link capacity to achieve 2X performance compared to the RAW network
Keywords :
code standards; decoding; high definition television; microprocessor chips; network-on-chip; telecommunication network topology; video coding; H.264 HDTV decoder; RAW network; application-specific networks-on-chip; circuit design; multiprocessor system-on-chip architecture; regular-topology networks-on-chip; Area measurement; Circuit synthesis; Costs; Decoding; HDTV; Multiprocessing systems; Power measurement; Silicon; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo, 2005. ICME 2005. IEEE International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
0-7803-9331-7
Type :
conf
DOI :
10.1109/ICME.2005.1521719
Filename :
1521719
Link To Document :
بازگشت