DocumentCode
2245773
Title
A new VLSI architecture without global broadcast for 2-D digital filters
Author
Van, Lan-Da ; Tang, Cbih-Chun ; Tenqchen, Shing ; Feng, Wu-Shiung
Author_Institution
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume
1
fYear
2000
fDate
2000
Firstpage
547
Abstract
In this paper, we propose the new two-dimensional (2-D) systolic-array structures of IIR/FIR digital filters without global broadcast by the different derivation and another systolic transformation. For more practical considerations, we further provide a detailed block diagram of a 2-D FIR filter using a recently proposed multiplier to reduce the roundoff quantization error in the logic-gate level. These proposed systolic structures amenable to VLSI implementation permit the 2-D input sequence to be scanned in row-wise mode and locally broadcast one value each clock per delay element
Keywords
FIR filters; IIR filters; VLSI; digital arithmetic; digital signal processing chips; error analysis; systolic arrays; two-dimensional digital filters; 2D FIR filter; 2D IIR filters; 2D digital filters; 2D input sequence scanning; 2D systolic-array structures; VLSI architecture; local broadcast; multiplier; roundoff quantization error reduction; row-wise mode; Delay; Digital filters; Electronic mail; Finite impulse response filter; IIR filters; Quantization; Telecommunications; Transfer functions; Two dimensional displays; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location
Geneva
Print_ISBN
0-7803-5482-6
Type
conf
DOI
10.1109/ISCAS.2000.857153
Filename
857153
Link To Document