Title :
Optimizing Interconnect for Performance in Standard Cell Library
Author :
Shah, Dharin ; Siva, Kothamasu ; Girishankar, G. ; Nagaraj, N.S.
Author_Institution :
Texas Instruments India, Bangalore
Abstract :
Scaling in deep submicron era comes with additional baggage of increased interconnect impact on performance. With decreasing device sizes, interconnects start playing a dominant role in determining over all performance fall through that it is hard to ignore their role. Interconnects could take away performance as high as 50% from raw transistor. In this paper, we present a detailed study to establish performance sensitivities to each of the interconnect parasitic components on the standard cell libraries. The sensitivity results are then used to optimize cell layouts. Improvements on some of the library cells are demonstrated using this approach
Keywords :
CMOS logic circuits; cellular arrays; integrated circuit interconnections; sensitivity analysis; interconnect parasitic components; standard cell library; Circuit optimization; Contact resistance; Degradation; Delay; Design optimization; Integrated circuit interconnections; Libraries; Parasitic capacitance; Sensitivity analysis; Transistors;
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
DOI :
10.1109/APCCAS.2006.342397