Title :
Parallel dynamic logic (PDL) with speed-enhanced skewed static (SSS) logic
Author :
Kim, Ch Ulw Oo ; Jung, Seong-Ook ; Baek, Kamg-Hyun ; Kang, Sung-Mo Steve
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
Abstract :
In this paper, we describe parallel dynamic logic (PDL) which exhibits high speed and no charge sharing problem. PDL uses only parallel-connected transistors for logic evaluation and is a good candidate for high-speed low-voltage operation. It has less back-bias effect compared to other logic styles which use stacked transistors. Furthermore, PDL needs no signal ordering nor tapering. PDL with speed-enhanced skewed static logic renders straightforward logic synthesis without area penalty due to logic duplication. Our experimental results on two 32-bit carry look ahead adders using 0.25 μm CMOS technology showed that PDL with speed-enhanced skewed static (SSS) logic improves performance over clock-delayed (CD)-domino by 15-27% and power delay by 20-37%
Keywords :
CMOS logic circuits; adders; carry logic; delays; high-speed integrated circuits; low-power electronics; 0.25 micron; 32 bit; CMOS technology; back-bias effect; carry look ahead adders; high-speed operation; low-voltage operation; parallel dynamic logic; parallel-connected transistors; power delay; speed-enhanced skewed static logic; CMOS logic circuits; CMOS technology; Circuit synthesis; Clocks; Logic circuits; MOS devices; MOSFETs; Page description languages; Pulse inverters; Signal synthesis;
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
DOI :
10.1109/ISCAS.2000.857206