DocumentCode :
2247270
Title :
Efficient Implementation of AES IP
Author :
Huang, Yu-Jung ; Lin, Yang-Shih ; Hung, Kuang-Yu ; Lin, Kuo-Chen
Author_Institution :
Dept. of Electron. Eng., I-Shou Univ., Kaohsiung
fYear :
2006
fDate :
4-7 Dec. 2006
Firstpage :
1418
Lastpage :
1421
Abstract :
The AES IP with different architectures implemented using ASIC and FPGA are presented in this paper. For ASIC design, the performance of the AES IP has been evaluated by comparing its area/power/delay, synthesized with TSMC 0.35 mum cell library and TSMC 0.18 mum cell library. The performance estimation in FPGA implementation with Altera and Xilinx platforms are also presented. The hardware implementation results of the proposed architecture with Mixcolumn/preprocess InvMixcolumn to perform Mixcolumn/InvMixcolumn transformation has less area cost as compared with previous relevant architecture. Due to the I/O bottlenecks between host processor and a stand alone AES module, a reconfigurable bandwidth sharing architecture is proposed to enhance the system performance
Keywords :
application specific integrated circuits; cryptography; field programmable gate arrays; reconfigurable architectures; 0.18 micron; 0.35 micron; AES IP; ASIC design; FPGA implementation; Mixcolumn/InvMixcolumn transformation; Mixcolumn/preprocess InvMixcolumn; cell library; reconfigurable bandwidth sharing architecture; Application specific integrated circuits; Bandwidth; Cryptography; Delay; Field programmable gate arrays; Galois fields; Hardware; Libraries; NIST; Power engineering and energy; Advanced encryption standard; Cell-Based library; FPGA; Galois Field; Mixcolumn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
Type :
conf
DOI :
10.1109/APCCAS.2006.342467
Filename :
4145667
Link To Document :
بازگشت