Title :
Nano-topography removal employing numerically controlled local dry etching
Author :
Yanagisawa, M. ; Okuya, T. ; Iida, S. ; Horiike, Y.
Author_Institution :
Dept. of Material Sci., Univ. of Tokyo, Japan
fDate :
Oct. 31 2001-Nov. 2 2001
Abstract :
With increasing packaging density and Si wafer size in the ULSI process, higher qualities are required for a Si wafer, Recently, an important quality indicator of the Si wafer was derived, that is the flatness with a spatial wavelength of several nanometer size which exists on a Si surface, called nano-topography. The reason is that CMP (chemical mechanical polishing) used for STI (shallow trench isolation) in the device process generates the nano-topography on the Si wafer surface, thereby degrading the uniformity of the Si oxide thickness. The Si wafer manufacturers have made efforts to establish a removal technology for the nano-topography in the fabrication process, however, no one has been successful in providing a technology by which the nano-topography once it is generated is removed positively. We has developed the NC-LDE technology (Numerically Controlled Local Dry Etching) by fusing the local dry etching technology with numerically control technologies to meet the requirement of Si wafer flatness, and NC-LDE is now utilized in production lines. Accordingly, this paper reports on the removal performance of the present nano-topography by employing the NC-LDE technology.
Keywords :
ULSI; elemental semiconductors; integrated circuit manufacture; isolation technology; numerical control; silicon; sputter etching; surface topography; CMP; STI; Si; Si etch rate; Si etching profile; Si wafer quality; ULSI process; chemical mechanical polishing; fabrication process; nano-topography removal; numerically controlled local dry etching; production lines; shallow trench isolation; wafer flatness; Chemical processes; Chemical technology; Degradation; Dry etching; Isolation technology; Manufacturing processes; Nanoscale devices; Packaging; Surface waves; Ultra large scale integration;
Conference_Titel :
Microprocesses and Nanotechnology Conference, 2001 International
Conference_Location :
Shimane, Japan
Print_ISBN :
4-89114-017-8
DOI :
10.1109/IMNC.2001.984053