DocumentCode
2248496
Title
Post-layout optimization for deep submicron design
Author
Sato, Koichi ; Kawarabayashi, Masamichi ; Emura, Hideyuki ; Maeda, Naotaka
Author_Institution
Advanced CAD Dev. Lab., NEC Corp., Kawasaki, Japan
fYear
1996
fDate
3-7 Jun, 1996
Firstpage
740
Lastpage
745
Abstract
To reduce the number of synthesis and layout iterations, we present a new delay optimization technique, which inserts buffers based on back-annotated detailed routing information. During optimization, inserted buffers are assumed to be placed on the appropriate location of original wires so as to calculate accurate wire RC delay. With forward annotated location information of inserted buffers, the layout system attempts to preserve patterns of original wires using the ECO technique. Our experimental results show that this technique combined with the conventional gate sizing technique achieves up to 41.2% delay reduction after the initial layout
Keywords
circuit layout CAD; circuit optimisation; delays; logic CAD; ECO technique; buffers; deep submicron design; delay optimization; forward annotated location information; gate sizing; inserted buffers; layout; optimization; wire RC delay; Capacitance; Circuits; Delay estimation; Design automation; Design optimization; Laboratories; Logic; Permission; Routing; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference Proceedings 1996, 33rd
Conference_Location
Las Vegas, NV
ISSN
0738-100X
Print_ISBN
0-7803-3294-6
Type
conf
DOI
10.1109/DAC.1996.545671
Filename
545671
Link To Document