DocumentCode
2249504
Title
An improved publicly detectable watermarking scheme based on scan chain ordering
Author
Cui, Aijiao ; Chang, Chip-Hong
Author_Institution
Centre for High Performance Embedded Syst., Nanyang Technol. Univ., Singapore, Singapore
fYear
2009
fDate
24-27 May 2009
Firstpage
29
Lastpage
32
Abstract
This paper proposes an improved version of watermarking scheme at the Design-for-testability (DfT) stage for VLSI Intellectual Property (IP) protection. The improved scheme overcomes the weaknesses of previous scan chain watermarking scheme by imposing the extra ordering constraints generated by the IP owner´s signature on all scan flip-flops impartially. IP authorship can be publicly authenticated in the field by injecting a given test vector and matching a permuted output response vector against a transformed reference pattern. Both the output response and the reference sequence are related to a pseudorandom sequence generated by a public-key cryptographic algorithm. Experimental results show that the improved method has a low probability of coincidence and low test power overhead.
Keywords
VLSI; design for testability; industrial property; integrated circuit design; public key cryptography; watermarking; IP authorship; IP owner signature; VLSI intellectual property protection; design-for-testability; flip-flop; pseudorandom sequence; public-key cryptographic algorithm; publicly detectable watermarking scheme; scan chain ordering; scan flip-flops; Design for testability; Flip-flops; Impedance matching; Intellectual property; Pattern matching; Protection; Random sequences; Testing; Very large scale integration; Watermarking;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location
Taipei
Print_ISBN
978-1-4244-3827-3
Electronic_ISBN
978-1-4244-3828-0
Type
conf
DOI
10.1109/ISCAS.2009.5117677
Filename
5117677
Link To Document