Title :
A spread spectrum clock generator with spread ratio error reduction scheme for DisplayPort main link
Author :
Lee, Won-Young ; Kim, Lee-Sup
Author_Institution :
Dept. of EECS, KAIST, Daejeon, South Korea
Abstract :
In this paper, a spread spectrum clock generator (SSCG) with a process variation compensator for DisplayPort main link is presented. The process variation compensator not only reduces the error of spread ratio but also guarantees the reliability of the operation of an SSCG against process variation. The proposed SSCG has been implemented in 0.18-mum CMOS process and supports 10-phase 270 MHz and 162 MHz output clock. The experimental results show that the average rms jitter of 270 MHz output clock is 4.7 ps without spread spectrum clocking. 8.75 dBm of the peak reduction and 5000 ppm of spread ratio with the process variation compensator are achieved.
Keywords :
CMOS integrated circuits; VHF devices; VHF oscillators; electromagnetic interference; phase locked loops; reliability; signal generators; spread spectrum communication; timing jitter; voltage-controlled oscillators; CMOS process; DisplayPort main link; frequency 162 MHz; frequency 270 MHz; jitter; process variation compensator; reliability; size 0.18 mum; spread ratio error reduction scheme; spread spectrum clock generator; Capacitance; Clocks; Counting circuits; Flat panel displays; Frequency conversion; Frequency modulation; Liquid crystal displays; Plasma displays; Spread spectrum communication; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
DOI :
10.1109/ISCAS.2009.5117716