DocumentCode :
2250949
Title :
Automatic Synthesizable HDL Generator for NoGAP
Author :
Zhou, Wenbiao ; Karlström, Per ; Liu, Dake
Author_Institution :
ASIP Inst., Beijing Inst. of Technol., Beijing, China
fYear :
2012
fDate :
May 30 2012-June 1 2012
Firstpage :
119
Lastpage :
123
Abstract :
ASIP are needed to handle the future demand of flexible yet high performance computation in mobile devices. However designing an ASIP is complicated by the fact that not only the processor, but also tools such as assemblers, simulators, and compilers have to be designed. No GAP is a design automation tool for ASIP design that imposes very few limitations on the designer. Yet No GAP supports the designer by automating much of the tedious and error prone tasks associated with ASIP design. This paper presented the methodology to fully generate a synthesizable HDL from NoGAPCL description in No GAP system. The advantage of No GAP is that it is a unify process without any architecture restriction. The case study shows No GAP can successfully generate ASIP´s HDL description and the hardware generated by No GAP does not incur any performance loss than manually handled design.
Keywords :
application specific integrated circuits; hardware description languages; instruction sets; integrated circuit design; mobile computing; ASIP design; No GAP; NoGAPCL description; automatic synthesizable HDL generator; design automation tool; error prone tasks; mobile devices; Adders; Generators; Hardware; Hardware design languages; Multiplexing; Pipelines; Registers; ADL; ASIP; CAD; HDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Science (ICIS), 2012 IEEE/ACIS 11th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4673-1536-4
Type :
conf
DOI :
10.1109/ICIS.2012.36
Filename :
6211087
Link To Document :
بازگشت