DocumentCode :
2251945
Title :
Adder circuits with transistors using independently controlled gates
Author :
Weis, Marcus ; Pfitzner, Andrzej ; Kasprowicz, Dominik ; Emling, Rainer ; Maly, Wojciech ; Schmitt-Landsiedel, Doris
Author_Institution :
Tech. Univ. Munchen, Munich, Germany
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
449
Lastpage :
452
Abstract :
Circuits with transistors using independently controlled gates have been proposed to reduce the number of transistors and to increase the logic density per area. So far only small building blocks have been presented. This paper investigates for the first time the use of independent double gate transistors in 16 bit ripple carry and parallel prefix adders. New adder circuits and the trade-off between area reduction, delay and power consumption are presented. Area and transistor count reduction by one third can be achieved.
Keywords :
adders; logic gates; 16 bit ripple carry; adder circuit; independent double gate transistor; independently controlled gate; logic density; parallel prefix adder; Adders; Circuit synthesis; Degradation; Delay; Energy consumption; FETs; Geometry; Leakage current; Logic circuits; MOSFET circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5117782
Filename :
5117782
Link To Document :
بازگشت