Title :
A 12-bit 8.47-fJ/conversion-step 1-MS/s SAR ADC using capacitor-swapping technique
Author :
Meng-Hsuan Wu ; Yung-Hui Chung ; Hung-Sung Li
Author_Institution :
MediaTek Inc., Hsinchu, Taiwan
Abstract :
This paper presents a 12-bit 1-MS/s SAR ADC incorporating a sampling capacitor-swapping technique. The proposed swapping technique effectively removes the capacitor- DAC middle-code transition error, resulting in improved linearity, without needing large capacitor size for good capacitor matching. Moreover, an on-the-fly programmable dynamic comparator is adopted in the design for meeting fast comparison as well as low-noise requirements with small power consumption. The ADC was fabricated in 0.11 μm CMOS. It consumes 16.47 μW at 0.9 V supply. Measured DNL and INL are 0.3 LSB and 0.56 LSB respectively. Measured SNR and SFDR are 67.5 dB and 87 dB respectively. ENOB is measured at 10.92 b, equivalent to a FOM of 8.47 fJ/conversion-step.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; digital-analogue conversion; CMOS technology; capacitor matching; capacitor size; capacitor-DAC middle-code transition error; conversion-step SAR ADC; improved linearity; low-noise requirements; on-the-fly programmable dynamic comparator; power 16.47 muW; power consumption; sampling capacitor-swapping technique; size 0.11 mum; voltage 0.9 V;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
DOI :
10.1109/IPEC.2012.6522649