DocumentCode :
2253062
Title :
A Cint-less type-II PLL with ΔΣ DAC based frequency acquisition and reduced quantization noise
Author :
Zhuo Zhang ; Xican Chen ; Woogeun Rhee ; Zhihua Wang
Author_Institution :
Dept. of Microelectron. & Nanoelectron., Tsinghua Univ., Beijing, China
fYear :
2012
fDate :
12-14 Nov. 2012
Firstpage :
301
Lastpage :
304
Abstract :
This paper describes a type-II PLL architecture in which a large-area integral-path capacitor (Cint) is replaced with a ΔΣ DAC based frequency acquisition circuit. The proposed voltage-mode acquisition method provides inherent quantization noise suppression by the PLL loop filter. A 1.43-to-2.41GHz Cint-less PLL is implemented in 0.18μm CMOS where the DAC area is <;10% of the total area. The PLL achieves the in-band phase noise of -90dBc/Hz and the reference spur of -55dBc with 500kHz loop bandwidth.
Keywords :
CMOS analogue integrated circuits; capacitors; delta-sigma modulation; filters; integrated circuit noise; phase locked loops; phase noise; quantisation (signal); ΔΣ DAC based frequency acquisition circuit; CMOS; DAC area; PLL loop filter; bandwidth 500 kHz; frequency 1.43 GHz to 2.41 GHz; in-band phase noise; large-area integral-path capacitor; loop bandwidth; quantization noise suppression; reduced quantization noise; size 0.18 mum; type-II PLL architecture; voltage-mode acquisition method;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
Type :
conf
DOI :
10.1109/IPEC.2012.6522685
Filename :
6522685
Link To Document :
بازگشت