DocumentCode :
2253122
Title :
A high-speed single-phase-clocked CMOS priority encoder
Author :
Wang, Jinn-Shyan ; Huang, Chun-Shing
Author_Institution :
Inst. of Electr. Eng., Nat. Chung Cheng Univ., Chia-Yi, Taiwan
Volume :
5
fYear :
2000
fDate :
2000
Firstpage :
537
Abstract :
The maximum operating frequency of a priority encoder is usually limited by the long propagation delay of the priority token, and the delay will increase as the number of bit of the priority encoder increases. The concept of look-ahead can be applied to improve the performance. In this paper, the design of a high-speed priority encoder is presented. The main idea of this new design is a multi-level look-ahead structure, which can be realized efficiently by the single-phase-clocked dynamic CMOS logic. A 32-bit priority encoder is implemented in a 3 V, 0.6 μm CMOS technology to evaluate the performance of proposed techniques. The new priority encoder uses a 3-level look-ahead structure. As compared with the conventional design, the new design achieves 57% speed improvement with 5% layout area reduction
Keywords :
CMOS logic circuits; delays; encoding; high-speed integrated circuits; 0.6 micron; 3 V; 3-level look-ahead structure; 32 bit; CMOS priority encoder; dynamic CMOS logic; high-speed priority encoder; multi-level look-ahead structure; priority token delay; propagation delay; single-phase-clocked encoder; single-phase-clocked logic; CMOS logic circuits; CMOS technology; Clocks; Electronic mail; Frequency; Logic circuits; Logic design; Propagation delay; Signal design; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857490
Filename :
857490
Link To Document :
بازگشت