DocumentCode :
2253158
Title :
Low power SRAM techniques for handheld products
Author :
Islam, Rabiul ; Brand, Adam ; Lippincott, Dave
Author_Institution :
Intel Corp., Austin, TX, USA
fYear :
2005
fDate :
8-10 Aug. 2005
Firstpage :
198
Lastpage :
202
Abstract :
SRAM leakage constitutes a significant portion of the standby power budget of modern SoC products for handheld applications such as PDA and cellular phones. NMOS and PMOS reverse bias techniques for leakage reduction are implemented in a 2MByte SRAM testchip built with low power 90nm technology. Sophisticated analog regulators were implemented to precisely control the PMOS and NMOS reverse bias levels. The application of the reverse bias led to a 16X reduction in total array standby leakage and a cell leakage of only 20pA/bit. Excellent data retention for these bias conditions was demonstrated with detailed Vccmin mesurements.
Keywords :
MOS integrated circuits; SRAM chips; cellular radio; low-power electronics; notebook computers; system-on-chip; 2 MByte; 90 nm; NMOS; PDA; PMOS; SRAM leakage; analog regulators; cellular phones; handheld products; leakage reduction; low power SRAM techniques; modern SoC products; reverse bias techniques; standby power budget; Batteries; Cellular phones; Circuits; Energy management; MOS devices; Permission; Random access memory; Regulators; Testing; Thermal management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2005. ISLPED '05. Proceedings of the 2005 International Symposium on
Print_ISBN :
1-59593-137-6
Type :
conf
DOI :
10.1109/LPE.2005.195514
Filename :
1522763
Link To Document :
بازگشت