DocumentCode :
2253323
Title :
A low latency bi-directional serial-parallel multiplier architecture
Author :
Bouridane, A. ; Nibouche, M. ; Nibouche, O. ; Crookes, D. ; Albesher, B.
Author_Institution :
Sch. of Comput. Sci., Queen´´s Univ., Belfast, UK
Volume :
5
fYear :
2000
fDate :
2000
Firstpage :
593
Abstract :
A new bi-directional bit serial-parallel multiplication architecture is presented. The proposed structure is regular and modular, and requires nearest neighbour communication links only, which makes it more efficient for VLSI implementation. Furthermore, a judicious deployment of latches in the circuit ensures that the multiplier operates on two coefficients of the multiplicand at the same time thus speeding up the process. Comparison of the new multiplier structure with previous ones has shown the superiority of the new architecture
Keywords :
VLSI; cellular arrays; delays; multiplying circuits; VLSI; bi-directional serial-parallel multiplier; multiplicand; multiplier structure; nearest neighbour communication links; Bidirectional control; Computer architecture; Computer science; Costs; Delay; Equations; Latches; Pipeline processing; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857504
Filename :
857504
Link To Document :
بازگشت