DocumentCode :
2253929
Title :
A reverse-encoding-based on-chip AHB bus tracer supporting both Post-T and Pre-T trace
Author :
Yang, Fu-Ching ; Chiang, Cheng-Lung ; Huang, Ing-Jer
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
788
Lastpage :
788
Abstract :
This demonstration shows how we can enable the SoC debugging and performance evaluation with the reverse-encoding-based on-chip AHB bus tracer. By embedding this bus tracer to a SoC, designers can observe and debug the SoC internal states easily. The bus tracer supports both Pre-Triggering (Pre-T) trace and Post- Triggering (Post-T) trace at high compression ratio. For Post-T trace, designs can monitor signals for a known period at different abstraction level. It is very helpful for designs to realize the top view and detail view of the system for performance evaluation and debugging. Pre-T trace captures signals before an event occurs. It is very helpful for system error diagnosis since the errors are unexpected.
Keywords :
program debugging; system-on-chip; Post-T trace; Pre-T trace; SoC debugging; SoC internal states; on-chip AHB bus tracer; performance evaluation; reverse encoding; system error diagnosis; Computer errors; Computer science; Debugging; Engines; Field programmable gate arrays; Information analysis; Monitoring; Protocols; Signal analysis; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5117871
Filename :
5117871
Link To Document :
بازگشت