DocumentCode :
2255110
Title :
LC-Oscillator featuring independent gate biasing implemented in 32 nm CMOS technology
Author :
Ponton, D. ; Palestri, Pierpaolo ; Knoblinger, G. ; Fulde, M. ; Selmi, L.
Author_Institution :
DCV, Infineon Technol. Austria, Villach, Austria
fYear :
2010
fDate :
19-22 Dec. 2010
Firstpage :
184
Lastpage :
187
Abstract :
This paper analyzes the potentials and the limitations of a novel LC-Oscillator topology featuring independent gate biasing. The topic is addressed from an experimental perspective. The novel topology has been implemented in a state-of-the-art 32 nm CMOS technology and used as a proof-of-concept. The performance of the oscillator has been evaluated in terms of power consumption and phase-noise. The independent gate biasing helps in relaxing the noise/power trade-off that limits the performance of conventional LC-Oscillators.
Keywords :
CMOS integrated circuits; CMOS technology; LC-oscillator topology; independent gate biasing; noise-power trade-off; phase noise; power consumption; size 32 nm; CMOS integrated circuits; CMOS technology; Frequency measurement; Logic gates; MATLAB; Mathematical model; Oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
Type :
conf
DOI :
10.1109/ICM.2010.5696111
Filename :
5696111
Link To Document :
بازگشت