DocumentCode :
2255984
Title :
An improved differential pull-down network logic configuration for DPA resistant circuits
Author :
Castro, Jose ; Parra, Pablo ; Acosta, Antonio J.
Author_Institution :
Inst. de Microelectron. de Sevilla-CNM, Univ. de Sevilla, Sevilla, Spain
fYear :
2010
fDate :
19-22 Dec. 2010
Firstpage :
311
Lastpage :
314
Abstract :
Side channel attacks (SCAs) exploit the fact that security IC physical implementation of a cryptographic algorithm can leak information of the secret key. One of the most important SCA is Differential Power Analysis (DPA), that uses the power consumption dependence with the data processed to reveal critical information. To protect security devices against this issue, differential logic styles with constant power dissipation have been widely used. However, the right use of such circuits for secure applications needs not only a fully symmetric structure, but also removing any memory effect that could leak information. We propose an improved memory-less fully symmetric Xor/Xnor pull-down logic configuration, to be used with any differential technique, for immediate application in crypto-graphic secure applications.
Keywords :
CMOS logic circuits; cryptography; logic gates; low-power electronics; memoryless systems; DPA resistant circuit; SCA; constant power dissipation; cryptographic algorithm; differential power analysis; differential pull-down network logic configuration; memory-less fully symmetric Xor-Xnor pull-down logic configuration; power consumption; security IC design; side channel attack; Clocks; Cryptography; Delay; Logic gates; MOSFETs; Power demand; Proposals; Differential Power Analysis; Encryption; Security IC Design; Side-Channel Attacks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
Type :
conf
DOI :
10.1109/ICM.2010.5696147
Filename :
5696147
Link To Document :
بازگشت