DocumentCode :
2256265
Title :
Contango: Integrated optimization of SoC clock networks
Author :
Lee, Dongjin ; Markov, Igor L.
Author_Institution :
Univ. of Michigan, Ann Arbor, MI, USA
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
1468
Lastpage :
1473
Abstract :
On-chip clock networks are remarkable in their impact on the performance and power of synchronous circuits, in their susceptibility to adverse effects of semiconductor technology scaling, as well as in their strong potential for improvement through better CAD algorithms and tools. Our work offers new algorithms and a methodology for SPICE-accurate optimization of clock networks, coordinated to satisfy slew constraints and achieve best trade-offs between skew, insertion delay, power, as well as tolerance to variations. Our implementation, called Contango, is evaluated on 45nm benchmarks from IBM Research and Texas Instruments with up to 50K sinks.
Keywords :
computer networks; multiprocessing systems; system-on-chip; CAD algorithms; Contango; SPICE accurate optimization; SoC clock network; integrated optimization; slew constraints satisfaction; synchronous circuit; Binary search trees; Clocks; Constraint optimization; Delay; Disruption tolerant networking; Instruments; Integrated circuit technology; Merging; Routing; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457043
Filename :
5457043
Link To Document :
بازگشت