DocumentCode
2256377
Title
Effective screening for NBTI effect on SRAM-based memory
Author
Mohammad, Baker ; Dadabhoy, Percy
Author_Institution
Khalifa Univ. of Sci., Technol. & Res., Abu Dhabi, United Arab Emirates
fYear
2010
fDate
19-22 Dec. 2010
Firstpage
383
Lastpage
386
Abstract
Reliability of metal-oxide-semiconductor field-effect-transistor (MOSFET) devices is a growing concern as the scaling of these devices is increased. Major contributors to the reliability issues of MOSFET devices include negative bias temperature instability (NBTI) in p-type MOSFET. NBTI phenomena causes threshold voltage shift (increasing Vt) of pMOS devices over time. This results in slow down of devices and loss of performance for logic gates. Vt shift of pMOS due to NBTI compromises SRAM stability and could cause corruption of stored data due to negative effects on Static Noise margin (SNM). It is essential to screen for NBTI effect at production time to eliminate future field failures. Current methods to screen for NBTI are expensive and inconclusive. We propose a design for test approach which enables screening for NBTI with low overhead and less test time.
Keywords
MOSFET; SRAM chips; circuit noise; circuit reliability; logic gates; SRAM- based memory; logic gates; metal-oxide-semiconductor field-effect-transistor; negative bias temperature instability; p-type MOSFET; reliability; static noise margin; Arrays; Monitoring; Q measurement; Random access memory; Reliability theory; Stability criteria; System-on-a-chip; CMOS Memory Integrated Circuits; Design for Test; Reliability of SRAM cell; VLSI Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronics (ICM), 2010 International Conference on
Conference_Location
Cairo
Print_ISBN
978-1-61284-149-6
Type
conf
DOI
10.1109/ICM.2010.5696167
Filename
5696167
Link To Document