Title :
A novel SAR Fast-locking digital PLL: Behavioral modeling and simulations using VHDL-AMS
Author :
Wagdy, Mahmoud Fawzy ; Nannaka, Anurag
Author_Institution :
Dept. of Electr. Eng., California State Univ., Long Beach, CA, USA
Abstract :
A novel successive-approximation fast-locking digital phase-locked loop (SAR DPLL) is presented and behaviorally modeled using VHDL-AMS. The DPLL operation includes two stages: (1) a novel coarse-tuning stage for frequency tracking which employs a successive-approximation algorithm similar to the one employed in SAR A/D converters (ADCs) and (2) a fine-tuning stage for phase tracking which is similar to conventional DPLLs. The coarse-tuning stage includes a frequency comparator, a successive-approximation register, a D/A converter (DAC), and control logic. Design considerations and implementation are presented in this paper. VHDL-AMS and Ansoft Simplorer are used to design and perform simulations. The fast-locking DPLL saves about 50% of the lock time as compared to its conventional DPLL counterpart.
Keywords :
analogue-digital conversion; digital phase locked loops; hardware description languages; simulation; A/D converters; SAR; VHDL-AMS; behavioral modeling; coarse-tuning stage; control logic; fast-locking digital PLL; frequency tracking; simulations; successive-approximation register; Approximation methods; Logic gates; Oscillators; Phase locked loops; Time frequency analysis; Tuning; Variable speed drives; DPLL; PLL; SAR algorithm; VHDL-AMS; coarse tuning; fast-locking; fine tuning; frequency tracking; lock time; phase tracking;
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
DOI :
10.1109/ICM.2010.5696171