DocumentCode :
2256979
Title :
An efficient transistor-level piecewise-linear macromodeling approach for model order reduction of nonlinear circuits
Author :
Pan, Xiaoda ; Yang, Fan ; Zeng, Xuan ; Su, Yangfeng
Author_Institution :
Microelectron. Dept., Fudan Univ., Shanghai, China
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
1673
Lastpage :
1676
Abstract :
Trajectory piecewise-linear macromodeling (TPWL) technique has been widely employed to characterize strong nonlinear circuits, and makes the reduction of the strong nonlinear circuits possible. The trajectory piecewise-linear macromodeling technique linearizes nonlinear circuits around multiple expansion points which are extracted from state trajectories driven by training inputs. However, the accuracy of the trajectory piecewise-linear macromodeling technique heavily relies on the extracted expansion points and the training inputs. It will lead to large error in simulation if state vector reaches regions far away from the extracted expansion points. In this paper, we propose an efficient transistor-level piecewise linearization scheme for macromodeling of nonlinear circuits. Piecewise linear models are first built for each transistor. The macromodel of the whole nonlinear circuit is then constructed by combining all the piecewise-linear models of the transistors together with appropriate weight functions. The proposed approach can cover remarkably larger state space than the TPWL method. By using the complete piecewise-linear models of the transistors, the constructed piecewise-linear models of the nonlinear circuits are capable of covering the whole state space of the nonlinear circuits. More importantly, model order reduction of the proposed transistor-level piecewise linearization macromodel is also possible, which makes the proposed method a potentially good macromodeling approach for model order reduction of nonlinear circuits.
Keywords :
circuit simulation; linearisation techniques; piecewise linear techniques; reduced order systems; transistor circuits; model order reduction; nonlinear circuit macromodeling; nonlinear circuits; training input; trajectory piecewise linear macromodeling technique; transistor level piecewise linear macromodeling; transistor level piecewise linearization; Circuit simulation; Educational technology; Nonlinear circuits; Nonlinear systems; Piecewise linear approximation; Piecewise linear techniques; Polynomials; Reduced order systems; State-space methods; Trajectory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457083
Filename :
5457083
Link To Document :
بازگشت