DocumentCode :
2257205
Title :
Exploration of hardware sharing for image encoders
Author :
López, S. ; Sarmiento, R. ; Potter, P.G. ; Luk, W. ; Cheung, P.Y.K.
Author_Institution :
Inst. for Appl. Microelectron. (IUMA), Univ. of Las Palmas de Gran Canaria, Las Palmas, Spain
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
1737
Lastpage :
1742
Abstract :
Hardware sharing can be used to reduce the area and the power dissipation of a design. This is of particular interest in the field of image and video compression, where an encoder must deal with different design tradeoffs depending on the characteristics of the signal to be encoded and the constraints imposed by the users. This paper introduces a novel methodology for exploring the design space based on the amount of hardware sharing between different functional blocks, giving as a result a set of feasible solutions which are broad in terms of hardware cost and throughput capabilities. The proposed approach, inspired by the notion of a partition in set theory, has been applied to optimize and to evaluate the sharing alternatives of a group of image and video compression key computational kernels when mapped onto a Xilinx Virtex-5 FPGA.
Keywords :
data compression; field programmable gate arrays; power aware computing; set theory; video coding; Xilinx Virtex-5 FPGA; hardware sharing exploration; image compression; image encoder; power dissipation; set theory; video compression; Cost function; Field programmable gate arrays; Hardware; Kernel; Power dissipation; Set theory; Signal design; Space exploration; Throughput; Video compression; FPGA; JPEG; hardware sharing; image and video encoders;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457095
Filename :
5457095
Link To Document :
بازگشت