DocumentCode :
2257549
Title :
A methodology for the characterization of process variation in NoC links
Author :
Hernández, Carles ; Silla, Federico ; Duato, José
Author_Institution :
Dept. de Inf. de Sist., Univ. Politec. de Valencia, Valencia, Spain
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
685
Lastpage :
690
Abstract :
Associated with the ever growing integration scales is the increase in process variability. In the context of network-on-chip, this variability affects the maximum frequency that could be sustained by each link that interconnects two cores in a chip multiprocessor. In this paper we present a methodology to model delay variations in NoC links. We also show its application to several technologies, namely 45nm, 32nm, 22nm, and 16nm. Simulation results show that conclusions about variability greatly depend on the implementation context.
Keywords :
multiprocessor interconnection networks; network-on-chip; NoC Links; chip multiprocessor; network-on-chip; process variability; process variation; Context modeling; Delay; Fluctuations; Frequency; Manufacturing processes; Network-on-a-chip; Planarization; Repeaters; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457113
Filename :
5457113
Link To Document :
بازگشت