DocumentCode :
2258141
Title :
Training electrical engineers on asynchronous logic circuits based on constant weight codes
Author :
Keresztes, P. ; Kóczy, L.T. ; Nagy, A. ; Rózsa, G.
Author_Institution :
Szechenyi Istvan Univ., Gyor, Hungary
fYear :
2011
fDate :
13-15 Sept. 2011
Firstpage :
1
Lastpage :
7
Abstract :
The paper introduces a new way for teaching of delay insensitive asynchronous logic circuits. The studies start on high level models, which are VHDL implementations of Dennis-type static dataflow systems. Investigating the operation of the concurrent processes of these models, the main elements of the delay insensitive systems can be derived. Introducing constant weight `m-of-n´ codes immediately at the beginning of the course leads to a proper generalization. So the well known dual-rail code circuits can be considered as special cases of the constant weight code delay insensitive circuits. The paper presents briefly the design practice sessions for students.
Keywords :
asynchronous circuits; electrical engineering education; hardware description languages; training; Dennis-type static dataflow systems; VHDL implementations; asynchronous logic circuits; constant weight code delay insensitive circuits; constant weight codes; constant weight m-of-n codes; delay insensitive asynchronous logic circuits; delay insensitive systems; dual-rail code circuits; electrical engineer training; Delay; Detectors; Hysteresis; Integrated circuit modeling; Logic circuits; Logic gates; Registers; asynchronous digital systems; constant weight codes; delay insensitive logic; training electrical engineers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AFRICON, 2011
Conference_Location :
Livingstone
ISSN :
2153-0025
Print_ISBN :
978-1-61284-992-8
Type :
conf
DOI :
10.1109/AFRCON.2011.6072041
Filename :
6072041
Link To Document :
بازگشت