DocumentCode :
2258756
Title :
Learning-based adaptation to applications and environments in a reconfigurable Network-on-Chip
Author :
Shen, Jih-Sheng ; Huang, Chun-Hsian ; Hsiung, Pao-Ann
Author_Institution :
Dept. of CSIE, Nat. Chung Cheng Univ., Chiayi, Taiwan
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
381
Lastpage :
386
Abstract :
The set of applications communicating via a Network-on-Chip (NoC) and the NoC itself both have varying run-time requirements on reliability and power-efficiency. To meet these requirements, we propose a novel Power-aware and Reliable Encoding Schemes Supported reconfigurable Network-on-Chip (PRESSNoC) architecture which allows processing elements, routers, and data encoding methods to be reconfigured at runtime. Further, an intelligent selection of encoding methods is achieved through a REasoning And Learning (REAL) framework at run-time. An instance of PRESSNoC was implemented on a Xilinx Virtex 4 FPGA device, which required 25.5% lesser number of slices compared to a conventional NoC with a full-fledged encoding method. The average benefit to overhead ratio of the proposed architecture is greater than that of a conventional NoC by 71%, 32%, and 277% when we consider the individual effects of interference rate per instruction, application domains, and system characteristics, respectively. Experiments have thus shown that PRESSNoC induces a higher probability toward the reduction of crosstalk interferences and dynamic power consumption, at the same amount of overheads in performance and hardware usage.
Keywords :
encoding; field programmable gate arrays; inference mechanisms; integrated circuit reliability; learning (artificial intelligence); network-on-chip; power aware computing; reconfigurable architectures; NoC; Xilinx Virtex 4 FPGA device; crosstalk interferences; data encoding methods; dynamic power consumption; full-fledged encoding method; learning-based adaptation; power efficiency; power-aware scheme; probability; reasoning and learning framework; reconfigurable network-on-chip architecture; reliable encoding schemes; routers; Costs; Crosstalk; Encoding; Energy consumption; Hardware; Interference; Network-on-a-chip; Resource management; Runtime; Telecommunication network reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457173
Filename :
5457173
Link To Document :
بازگشت