Title :
A signal and power integrity oriented packaging for low cost and high performance systems
Author :
Iguchi, Daisuke ; Umekawa, Hideyuki
Author_Institution :
Fuji Xerox Co., Ltd., Ebina, Japan
Abstract :
A packaging strategy utilizes high-dielectric ultra thin film between power and ground planes is presented. High-dielectric ultra thin film between power and ground planes is used not as an embedded capacitor but a low impedance power distribution route directly connected to the chip. The package has a ground plane in the uppermost layer and power plane in the next metal layer in order to eliminate inductance of vias, and low ESL capacitors are mounted on the surface. Test four-layer organic interposers of 15 mm square were fabricated for a feasibility study of this packaging strategy. As a result it is demonstrated that this structure greatly reduces PDN impedance in higher frequencies and the effectiveness using high-speed CMOS differential drivers.
Keywords :
CMOS integrated circuits; dielectric thin films; driver circuits; electronics packaging; ESL capacitors; PDN impedance; four-layer organic interposers; high performance systems; high-dielectric ultra thin film; high-speed CMOS differential drivers; low cost systems; power integrity oriented packaging; signal packaging;
Conference_Titel :
CPMT Symposium Japan, 2012 2nd IEEE
Conference_Location :
Kyoto
Print_ISBN :
978-1-4673-2654-4
DOI :
10.1109/ICSJ.2012.6523446