DocumentCode :
2259277
Title :
Error resilience of intra-die and inter-die communication with 3D spidergon STNoC
Author :
Pasca, Vladimir ; Anghel, Lorena ; Rusu, Claudia ; Locatelli, Riccardo ; Coppola, Marcello
Author_Institution :
TIMA Labs., Grenoble, France
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
275
Lastpage :
278
Abstract :
Scaling down in very deep submicron (VDSM) technologies increases the delay, power consumption of on-chip interconnects, while the reliability and yield decrease. In high performance integrated circuits wires become the performance bottleneck and we are shifting towards communication centric design paradigms. Networks-on-chip and stacked 3D integration are two emerging technologies that alleviate the performance difficulties of on-chip interconnects in nano-scale designs. In this paper we present a design-time configurable error correction scheme integrated at link-level in the 3D Spidergon STNoC on-chip communication platform. The proposed scheme detects errors and selectively corrects them on the fly, depending on the critical nature of the transmitted information, making thus the correction software controllable. Moreover, the proposed scheme can correct multiple error patterns by using interleaved single error correction codes, providing an increased level of reliability. The performance of the link and its cost in silicon and vertical wires are evaluated for various configurations.
Keywords :
error correction; integrated circuit interconnections; integrated circuit reliability; network-on-chip; 3D Spidergon STNoC; design-time configurable error correction scheme; error resilience; inter-die communication; interleaved single error correction codes; intra-die communication; networks-on-chip; on-chip interconnects; power consumption; stacked 3D integration; Computer errors; Delay; Energy consumption; Error correction; Error correction codes; Integrated circuit interconnections; Integrated circuit reliability; Integrated circuit technology; Resilience; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457198
Filename :
5457198
Link To Document :
بازگشت