DocumentCode :
2260279
Title :
Determining minimal testsets for reversible circuits using Boolean satisfiability
Author :
Zhang, Hongyan ; Frehse, Stefan ; Wille, Robert ; Drechsler, Rolf
Author_Institution :
Inst. of Comput. Sci., Univ. of Bremen, Bremen, Germany
fYear :
2011
fDate :
13-15 Sept. 2011
Firstpage :
1
Lastpage :
6
Abstract :
Reversible circuits are an attractive computation model as they theoretically enable computations with close to zero power consumption. Furthermore, reversible circuits found significant attention in the domain of quantum computation. With the emergence of first physical realizations for this kind of circuits, also testing issues become of interest. Accordingly, first approaches for automatic test pattern generation have been introduced. However, they suffer either from their limited scalability or do not generate a minimal testset. In this paper, a SAT-based algorithm for the determination of minimal complete testsets is proposed. An experimental evaluation of the proposed method shows that the algorithm is applicable to reversible circuits with more than 2 000 gates.
Keywords :
Boolean algebra; automatic test pattern generation; Boolean satisfiability; SAT-based algorithm; automatic test pattern generation; close-to-zero power consumption; reversible circuits; testing issues; Automatic test pattern generation; Circuit faults; Computational modeling; Conferences; Encoding; Integrated circuit modeling; Logic gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AFRICON, 2011
Conference_Location :
Livingstone
ISSN :
2153-0025
Print_ISBN :
978-1-61284-992-8
Type :
conf
DOI :
10.1109/AFRCON.2011.6072128
Filename :
6072128
Link To Document :
بازگشت